| Name |
|------|
|------|

## 1. Matrix Multiplication

Assume a tiled matrix multiplication that handles boundary conditions. Assume that we use 32X32 tiles to process square matrices of 1,000 X 1,000.

a. How many thread blocks are launched?1,024 thread blocks

ceil(1000/32) = 32

b. How many warps, in the entire kernel, will have control divergence due to handling boundary conditions when writing to the output matrix?

1,000

c. What are the benefits of tiling compared to a simple matrix multiplication? Please keep your answer short and concise.

Tiling utilizes the shared memory to reduce the number of global memory access, resulting in better performance.

- 1. Matrix Multiplication [20 points total]
  - a. [5 points] For an untiled matrix-matrix multiplication kernel, assume we have an M and N matrix of size 32 x 32. How many total global memory loads are issued to matrix M?

32 x 32 x 32 = 32,768

Every element in M is accessed by 32 threads.

b. [4 points] For the output matrix P, how many stores to global memory are issued?

1

32 x 32 = 1,024

c. [5 points] For our tiled matrix-matrix multiplication kernel, if we use a 32X32 tile, how many global memory loads are *issued to matrix M per tile*?

$$32 \times 32 = 1,024$$

d. [6 points] For the tiled *single-precision (32-bit)* matrix multiplication kernel, assume that the tile size is 32X32 and the system has a DRAM burst size of 128 bytes. How many DRAM bursts will be delivered to the processor as a result of loading one M-matrix tile by a thread block? Assume that the tile being loaded is completely within the range of the M-matrix.

$$(32 \times 32 \times 4 \text{ bytes})/128 \text{ bytes} = 32 DRAM bursts}$$

- 2. [20 points] For the following, explain how it could harm performance and possible ways the program can be modified to reduce this effect. Please be specific.
  - a. [10 points] The application needs to access global memory to get one value for every operation.

How this harms performance:

Memory access is slow. Can cause stalls in computation and bottleneck the memory.

Technique/change that could reduce this effect:

Tiling is a possible solution. Using shared memory to cache data and maximize reuse.

2

| Name |
|------|
|------|

2. Atomics [8 points]

Atomic operations perform a read-modify-write operation all in a single cycle.

In the following atomic instruction: atomicAdd(&Sum, 1)

What is the instruction:

Reading? <u>The value of Sum</u>

Modifying?  $\frac{\text{Sum} + 1}{\text{Sum} + 1}$ 

Writing? Writing "Sum + 1" to Sum

Why do we need atomic operations? (Keep answer to 1-2 sentences.)

To avoid race conditions when multiple threads need to write to the same memory location

3. Race Conditions [10 points]

Assume I have two threads running the following instructions with Mem[x] = 2 initially:

thread1: Old <- Mem[x] thread2: Old <- Mem[x]

New <- Old + 5 New <- Old + 2 Mem[x] <- New Mem[x] <- New

a. What are the possible values of Old?

2, 4, 7

b. What are the possible values of Mem[x]?

2, 4, 7, 9

c. Assume the value to be incremented (5 and 2) is stored in a variable, value. What is the corresponding atomicAdd call to ensure this example works?

atomicAdd(&(Mem[x]), value);

| Name |
|------|
|------|

## Multiple Choice. Please circle your answer(s).

- 4. [3 points] To perform an atomic add operation to add the value of an integer variable Partial to a global memory integer variable Total. Which one of the following statements should be used?
  - a. atomicAdd(Total, &Partial);
  - b. atomicAdd(&Total, &Partial);
  - c. atomicAdd(&Total, 1);
  - d. None of the above
- 5. Assume the following simple matrix multiplication kernel

```
_global__ void MatrixMulKernel(float* M, float* N, float* P, int Width)
{
  int Row = blockIdx.y*blockDim.y+threadIdx.y;
  int Col = blockIdx.x*blockDim.x+threadIdx.x;
  if ((Row < Width) && (Col < Width)) {
    float Pvalue = 0;
    for (int k = 0; k < Width; ++k) {Pvalue += M[Row][k] * N[k][Col];}
    P[Row][Col] = Pvalue;
  }
}</pre>
```

Assume a square 1000 x 1000 matrix. Which of the following is true?

- a. Every element in M will be accessed by 1000 different threads
- b. Every element in N will be accessed by 1000<sup>2</sup> different threads
- c. Every element in P will be written to 1000 times
- d. Every element in P will be written to once

Name

```
The following code block shows a histogram kernel
     _global__ void histogram(unsigned int* input, unsigned int* histo, unsigned
    int size, unsigned int num bins) {
      __shared__ unsigned int private_histo[4096];
      int j= threadIdx.x;
      while (j < 4096) {
           __syncthreads(); <-----
            private_histo[j] = 0;
             j += blockDim.x;
                        <-----
        syncthreads();
      int i = threadIdx.x + blockIdx.x * blockDim.x;
      int stride = blockDim.x * gridDim.x;
      while (i < size) {</pre>
            __syncthreads(); <-----
                                                            C
             atomicAdd( &(private_histo[input[i]]), 1 );
             i += stride;
      }
                            <-----
       __syncthreads();
      j = threadIdx.x;
      while (j < 4096) {
             atomicAdd(&(histo[j]), private_histo[j] );
             j += blockDim.x;
       _syncthreads(); <-----
                                                            Е
  }
```

- 1. In the histogram kernel above which of the sychthreads are required?
  - a. A
  - b. B
  - c. C
  - d. D
  - e. E
- 2. In the first while loop, how many times is 0 written in to private\_histo[0]?
  - a. Not enough information to answer
  - b. 0
  - c. 32
  - d. 4096
  - e. 1

| Name |  |  |  |
|------|--|--|--|
|      |  |  |  |

- 3. How many atomic add operations are performed on the private\_histo[] array?
  - a. num\_bins
  - b. 4096
  - c. stride
  - d. size
  - e. i
- 4. How many atomic add operations are issued to histo[2019]?
  - a. num\_bins
  - b. gridDim.x
  - c. blockDim.x
  - d. size
  - e. 1

6